NOTE

This staple temporarily holds the schematic package together. Remove the staple before using these schematics.





**NOTE** 

In the schematics printed on Sheets 1–16 a slash (/) in front of a signal name indicates an active low signal. In the signal name glossary (printed at the end of this schematic package) these signals are overscored, e.g., COMPSYNC.

© 1985 Atari Games Corporation. All rights reserved.

## **Table of Contents**

| Gauntlet <sup>™</sup> PCB Schematic Diagram              | Sheets 1–16  |
|----------------------------------------------------------|--------------|
| Audio PCB Assembly Schematic Diagram (U.S.)              | Sheet 17     |
| Regulator/Audio III PCB Schematic Diagram (Ireland)      | Sheet 18     |
| Switching/Linear (SL) Power Supply Wiring Diagram (U.S.) | Sheet 19     |
| Linear Power Supply Wiring Diagram (Ireland)             | Sheet 20     |
| Gauntlet Game Wiring Diagram                             | Sheet 21     |
| Coin Door Wiring Diagram                                 | Sheet 22     |
| Gauntlet 68010 and 6502 Microprocessor Memory Maps       | Sheet 23     |
| Gauntlet Signal Name Glossary                            | Sheets 24–25 |

NOTICE TO ALL PERSONS
RECEIVING THIS DRAWING
CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari Games Corporation, Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari Games Corporation; a written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation. corporation.



## Gauntlet™ Game PCB **Schematic Diagram**

SP-284 Sheet 1 1st printing







NOTICE TO ALL PERSONS
RECEIVING THIS DRAWING
CONFIDENTIAL: Reproduction forbidden
without the specific written permission of Atari
Games Corporation, Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or
reprefer any right in or liense to use the subtransfers any right in, or license to use, the sub-ject matter of the drawing or any design or tech-nical information shown thereon, nor any right incal minimators flow interest, in or any part thereof. Except for manufacture by vendors of Atari Games Corporation, and for manufacture un-der the corporation's written license, no right is granted to reproduce this drawing or the sub-ject matter thereof, unless by written agree-ment with or written permission from the corporation.



## Gauntlet™ Game PCB Schematic Diagram





NOTICE TO ALL PERSONS
RECEIVING THIS DRAWING
CONFIDENTIAL: Reproduction forbidden
without the specific written permission of Atari
Games Corporation, Sunnyvale, CA. This drawing is only conditionally issued, and neither re-ceipt nor possession thereof confers or transfers any right in, or license to use, the subtransfers any right in, or increase to use, in esur-ject matter of the drawing or any design or tech-nical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari Games Corporation, and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the sub-ject matter thereof, unless by written agreement with or written permission from the



#### Gauntlet™ Game PCB **Schematic Diagram**

SP-284 Sheet 3 1st printing





#### NOTICE TO ALL PERSONS RECEIVING THIS DRAWING

CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari Games Corporation, Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari Games Corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation.



## Gauntlet™ Game PCB Schematic Diagram



ROMH/L:



ing is only conditionally issued, and neither re-ceipt nor possession thereof confers or

transfers any right in, or license to use, the sub-ject matter of the drawing or any design or tech-nical information shown thereon, nor any right nical information shown thereon, not any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari Games Corporation, and for manufacture un-der the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agree-ment with or written permission from the corporation.



#### Gauntlet™ Game PCB **Schematic Diagram**





GAMES

ing is only conditionally issued, and neither re-ceipt nor possession thereof confers or transfers any right in, or license to use, the sub-ject matter of the drawing or any design or tech-nical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari Games Corporation's written license, no right is granted to reproduce this drawing or the sub-ject matter thereof, unless by written agree-ment with or written permission from the corporation.

PM0

#### Gauntlet™ Game PCB Schematic Diagram

SP-284 Sheet 6 1st printing

145

U/D CK QA QB QC QD 2 |14|13|12|11

1H

-5v



# GAMES

der the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the

## Gauntlet™ Game PCB **Schematic Diagram**

1st printing



NOTICE TO ALL PERSONS
RECEIVING THIS DRAWING
CONFIDENTIAL: Reproduction forbidden
without the specific written permission of Atari
Games Corporation, Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or
transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right nical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari Games Corporation, and for manufacture un-der the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agree-ment with or written permission from the corporation.



## Gauntlet™ Game PCB **Schematic Diagram**

**SP-284** Sheet 8 1st printing





NOTICE TO ALL PERSONS
RECEIVING THIS DRAWING
CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari Games Corporation, Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari Games Corporation, and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the ment with or written permission from the corporation.



Gauntlet™ Game PCB **Schematic Diagram** 

> SP-284 Sheet 9 1st printing







GAMES

SP-284 Sheet 10 1st printing





#### NOTICE TO ALL PERSONS

NOTICE TO ALL PERSONS

RECEIVING THIS DRAWING

CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari Games Corporation, Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or represent right in or license for use. The subceipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari Games Corporation, and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation. corporation



## Gauntlet™ Game PCB Schematic Diagram

SP-284 Sheet 11 1st printing





NOTICE TO ALL PERSONS
RECEIVING THIS DRAWING
CONFIDENTIAL: Reproduction forbidden
without the specific written permission of Atari
Games Corporation, Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or
transfers any right in, or license to use, the subient motter of the drawing or any design of tech transfers any right in, or necesser to use, use sur-ject matter of the drawing or any design or tech-nical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari Games Corporation, and for manufacture un-der the corporation's written license, no right is granted to reproduce this drawing or the sub-ject matter thereof, unless by written agree-ment with or written permission from the



#### Gauntlet™ Game PCB **Schematic Diagram**

SP-284 Sheet 12 1st printing

GRH/L

74LS86

20 36



SP-284 Sheet 13 1st printing

GAMES





SP-284 Sheet 14 1st printing







to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari Games Corporation, and for manufacture un-

der the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the

corporation





is granted to reproduce this drawing or the sub-ject matter thereof, unless by written agree-ment with or written permission from the

corporation.

GAMES



GOUT 2

GOUT1

COUTO

BOUT3

BOUT 2

BOUT1

\_BOUTOR





NOTICE TO ALL PERSONS
RECEIVING THIS DRAWING
CONFIDENTIAL: Reproduction forbidden
without the specific written permission of Atari
Games Corporation, Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or
transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right
to reproduce this drawing or any part thereof.
Except for manufacture by vendors of Atari
Games Corporation, and for manufacture under the corporation's written license, no right dames Corporation; and or manufacture di-der the corporation's written license, no right is granted to reproduce this drawing or the sub-ject matter thereof, unless by written agree-ment with or written permission from the corporation.



**Audio PCB Assembly** Schematic Diagram (U.S.)



JAUX-9 > AUDIO

JAUX-8 > CND

JAUX-5> AUDIC

JAUX-4 > GND







NOTICE TO ALL PERSONS
RECEIVING THIS DRAWING
CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari Games Corporation, Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari Games Corporation, and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation.

GAMES



SP-284 Sheet 19 1st printing





## NOTICE TO ALL PERSONS RECEIVING THIS DRAWING

CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari Games Corporation, Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari Games Corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation.



## Linear Power Supply Wiring Diagram (Ireland)

SP-284 Sheet 20 1st printing





RECEIVING THIS DRAWING
CONFIDENTIAL: Reproduction forbidden
without the specific written permission of Atari
Games Corporation, Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or
transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right
to reproduce this drawing or any part thereof. nical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari Games Corporation, and for manufacture un-der the corporation's written license, no right is granted to reproduce this drawing or the sub-ject matter thereof, unless by written agree-ment with or written permission from the corporation. corporation.

### **Gauntlet™ Game Wiring Diagram**



SP-284 Sheet 21 1st printing





NOTICE TO ALL PERSONS
RECEIVING THIS DRAWING
CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari Games Corporation. Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari Games Corporation, and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation. corporation.



### Coin Door Wiring Diagram

SP-284 Sheet 22 1st printing



## Gauntlet™ 6502 Memory Map

| FUNCTION                                  | ADDRESS   | R/W | DATA   |
|-------------------------------------------|-----------|-----|--------|
| Program RAM                               | 0000-0FFF | R/W | D0-D7  |
| Write 68010 Port (Output Buffer)          | 1000      | W   | D0-D7  |
| Read 68010 Port (Input Buffer)            | 1010      | R   | D0-D7  |
| Audio Mix:                                |           |     |        |
| Speech Mix                                | 1020      | W   | D5-D7  |
| Effects Mix                               | 1020      | W   | D3, D4 |
| Music Mix                                 | 1020      | W   | D0-D2  |
| Coin 1 (Left)                             | 1020      | R   | D3     |
| Coin 2                                    | 1020      | R   | D2     |
| Coin 3                                    | 1020      | R   | D1     |
| Coin 4 (Right)                            | 1020      | R   | D0     |
| Data Available (@ 1010) (Active High)     | 1030      | R   | D7     |
| Output Buffer Full (@ 1000) (Active High) | 1030      | R   | D6     |
| Speech Ready (Active Low)                 | 1030      | R   | D5     |
| Self-Test (Active Low)                    | 1030      | R   | D4     |
| Music Reset (Low Reset)                   | 1030      | W   | D7     |
| Speech Write (Active Low)                 | 1031      | W   | D7     |
| Speech Reset (Active Low)                 | 1032      | W   | D7     |
| Speech Squeak (Low = 650KHz Clock)        | 1033      | W   | D7     |
| Coin Counter Right (Active High)          | 1034      | W   | D7     |
| Coin Counter Left (Active High)           | 1035      | W   | D7     |
| Effects                                   | 1800-180F | R/W | D0-D7  |
| Music                                     | 1810–1811 | R/W | D0-D7  |
| Speech                                    | 1820      | W   | D0-D7  |
| Interrupt Acknowledge                     | 1830      | R/W | XX     |
| Program ROM (48k bytes)                   | 4000-FFFF | R   | D0-D7  |

NOTICE TO ALL PERSONS
RECEIVING THIS DRAWING
CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari Games Corporation, Sunmyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari Games Corporation, and for manufacture under the corporation's written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation. corporation.



**Gauntlet**™ 68010 and 6502 **Microprocessor Memory Maps** 

> SP-284 Sheet 23 1st printing

## Gauntlet<sup>™</sup> 68010 Memory Map

| FUNCTION                                                                                                                                             | ADDRESS                                                                                                             | R/W                                    | DATA                                                               |
|------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------|--------------------------------------------------------------------|
| Program ROM/Operating System Program ROM/SLAPSTIC Program ROM/Main Spare RAM                                                                         | 000000-00FFFF<br>038000-03FFFF<br>040000-07FFFF<br>800000-801FFF                                                    | R<br>R<br>R<br>R/W                     | D0-D15<br>D0-D15<br>D0-D15<br>D0-D15                               |
| EEPROM                                                                                                                                               | 802001-802FFF                                                                                                       | R/W                                    | D7-D0                                                              |
| Player 1 Input (see detail below) Player 2 Input Player 3 Input Player 4 Input                                                                       | 803001<br>803003<br>803005<br>803007                                                                                | R<br>R<br>R<br>R                       | D0-D71<br>D0-D7<br>D0-D7<br>D0-D7                                  |
| Player Inputs: Joystick Up Joystick Down Joystick Left Joystick Right Spare Spare Fire Magic/Start                                                   |                                                                                                                     |                                        | D7<br>D6<br>D5<br>D4<br>D3<br>D2<br>D1                             |
| VBLANK (Active Low) Output/Buffer Full (@ 803170) (Active High) Input/Buffer Full (@ 80300F) (Active High) Self-Test (Active Low)                    | 803009<br>803009<br>803009<br>803009                                                                                | R<br>R<br>R<br>R                       | D6<br>D5<br>D4<br>D3                                               |
| Read Sound Processor (6502)                                                                                                                          | 80300F                                                                                                              | R                                      | D0-D7                                                              |
| Watchdog (128 msec. timeout)                                                                                                                         | 803100                                                                                                              | W                                      | xx                                                                 |
| LED-1 (Low On) LED-2 (Low On) LED-3 (Low On) LED-4 (Low On) Sound Processor Reset (Low Reset)                                                        | 803121<br>803123<br>803125<br>803127<br>80312F                                                                      | W<br>W<br>W<br>W                       | D0<br>D0<br>D0<br>D0<br>D0                                         |
| VBlank Acknowledge<br>Unlock EEPROM<br>Write Sound Processor (6502)                                                                                  | 803140<br>803150<br>803171                                                                                          | W<br>W<br>W                            | xx<br>xx<br>D0–D7                                                  |
| Playfield RAM Motion Object Picture Motion Object Horizontal Position Motion Object Vertical Position Motion Object Link Spare RAM Alphanumerics RAM | 900000-901FFF<br>902000-9027FF<br>902800-902FFF<br>903000-9037FF<br>903800-903FFF<br>904000-904FFF<br>905000-905FFF | R/W<br>R/W<br>R/W<br>R/W<br>R/W<br>R/W | D0-D15<br>D0-D15<br>D0-D15<br>D0-D15<br>D0-D15<br>D0-D15<br>D0-D15 |
| Playfield Vertical Scroll<br>Playfield ROM Bank Select                                                                                               | 905F6E, 905F6F<br>905F6F                                                                                            | R/W<br>R/W                             | D7–D15<br>D0, D1                                                   |
| Color RAM Alpha Color RAM Motion Object Color RAM Playfield Shadow Color RAM Playfield Color RAM (Spare)                                             | 910000-9101FF<br>910200-9103FF<br>910400-9104FF<br>910500-9105FF<br>910600-9107FF                                   | R/W<br>R/W<br>R/W<br>R/W               | D0-D15<br>D0-D15<br>D0-D15<br>D0-D15<br>D0-D15                     |
| Playfield Horizontal Scroll                                                                                                                          | 930000, 930001                                                                                                      | W                                      | D0-D8                                                              |

# Gauntlet Signal Name Glossary, continued

|                         | At the abias horizontal size                                        | $\overline{\text{MIX}}$                          | Latch audio mix data                             |
|-------------------------|---------------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------|
| HSIZ0-HSIZ2             | Motion object horizontal size                                       | MO/PF                                            | Motion object or playfield picture select        |
| HSYNC, HSYNC            | Horizontal sync output                                              | $\overline{\text{MOHI}}, \overline{\text{MOLO}}$ | Motion object RAM chip selects                   |
| INPUT                   | 68010 miscellaneous inputs buffer select                            | MOSR0-MOSR3                                      | Motion object pixel data, before the line        |
| INTO-INT3               | Color intensity RAM data                                            | MOSILO MOSILO                                    | buffers                                          |
| IOUT0-IOUT3             | Intensity latched digital video output                              | MOSR4-MOSR7                                      | Motion object pixel palette data, before the     |
| LATCH                   | 68010 miscellaneous latched outputs chip select                     |                                                  | line buffers                                     |
| T ALITS                 | Summed left channel audio                                           | MPIC0-MPIC7                                      | The lower 8 bits of the motion object pic-       |
| LAUD                    | Line buffer "A" address bus                                         |                                                  | ture address                                     |
| LBA0-LBA8               | Line buffer "B" address bus                                         | MPX0-MPX7                                        | Motion object pixel data, after the line buffers |
| LBB0-LBB8               | Line buffer clock inverted phase                                    | . CO TIME                                        | Motion object stamp horizontal flip state        |
| LBCKF                   | Line buffer clock inverted phase                                    | MREFL                                            | Music chip select                                |
| LBCKR                   | Line buffer "A" data bus                                            | MUSIC                                            | Start a new motion object                        |
| LBDA0-LBDA7             | Line buffer "B" data bus                                            | NEWMO                                            |                                                  |
| LBDB0-LBDB7             | Load line buffer "A" address counters                               | NXL, NXL                                         | Next line                                        |
| LDA                     | Load line buffer "A" or "B" address                                 | $(\overline{NXL^*})$                             | NXL one clock cycle early                        |
| LDAB                    | counters                                                            | NXLDL                                            | NXL delayed one clock cycle                      |
| IDD                     | Load line buffer "B" address counters                               | PF1LD-PF256LD                                    | Latched playfield horizontal scroll data         |
| $\overline{\text{LDS}}$ | 68010 lower data strobe                                             | PF1V-PF256V                                      | Playfield vertical address counter chain         |
|                         | LED outputs, players 1–4                                            | PF8H-PF256H                                      | Playfield horizontal address counter chain       |
| LED1-LED4               | Joystick left switch inputs, players 1–4                            | PFBANKO,                                         | Playfield picture bank select                    |
| LEFT-1-LEFT-4           | Latch motion object link data                                       | PFBANK1                                          | Directional DAM chip selects                     |
| LINK                    | Stop motion object ink data  Stop motion object processing for line | PFHI, PFLO                                       | Playfield RAM chip selects                       |
| LMPD                    | buffer changeover                                                   | PFHST                                            | Playfield scroll control                         |
| INIZO INIZO             | Motion object link data                                             | PFSR0-PFSR3                                      | Playfield pixel data, before PFHS                |
| LNK0-LNK9<br>MA1-MA14   | 68010 address bus buffered                                          | PFSR4-PFSR6                                      | Playfield pixel palette data, before PFHS        |
|                         | Motion object H and V data matches cur-                             | PFX0-PFX6                                        | Playfield pixel data after PFHS                  |
| МАТСН                   | rent playfield position                                             | PICST0-PICST7                                    | Motion object picture start address              |
| MATCHDL                 | Previous MATCH state                                                | PICT                                             | Latch motion object picture data                 |
| MBUS                    | 68010 "M" data bus buffers enable                                   | PICTDL                                           | PICT delayed one clock cycle                     |
| MC0, MC1                | Motion object parameter control select                              | PKAUD                                            | Effects chip audio                               |
| MCO, MC1<br>MCEN        | Motion object parameter control enable                              | $\overline{PL1} - \overline{PL4}$                | Player input chip selects, players 1–4           |
| MCEN<br>MCKF            | Master clock, inverted phase                                        | PM0-PM2                                          | Effects audio mix control bits                   |
|                         | Master clock                                                        | POKEY                                            | Effects chip select                              |
| MCKR                    | 68010 "M" data bus                                                  | PR1-PR6                                          | Pull-up resistors                                |
| MD0-MD15                | Motion object horizontal flip parameter                             | $R/\overline{W}$                                 | 68010 read/write control, unbuffered             |
| MFLP                    | MOHOH ODJECT HORIZOTHAL HIP PARAMETER                               |                                                  |                                                  |

NOTICE TO ALL PERSONS
RECEIVING THIS DRAWING
CONFIDENTIAL: Reproduction forbidden without the specific written permission of Atari Games Corporation. Sunnyvale. CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or transfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari Games Corporation, and for manufacture under the corporation is written license, no right is granted to reproduce this drawing or the subject matter thereof, unless by written agreement with or written permission from the corporation. corporation.



## **Gauntlet**<sup>™</sup> Signal Name Glossary

## **Gauntlet Signal Name Glossary**

|                                                     | Office of the second                                           | COIN                    | Coin input buffer chip select                        |
|-----------------------------------------------------|----------------------------------------------------------------|-------------------------|------------------------------------------------------|
| 2.5V                                                | 2.5 volts audio amplifier reference                            | COIN1-L, COIN2,         | Four coin switch inputs                              |
| + 5AUD                                              | 5 volts audio amplifier reference                              | COIN1-L, COIN2,         | rour com switch inputs                               |
| 10.3V                                               | Power-on-reset control voltage                                 | COMPSYNC                | Negative composite sync output                       |
| + 12V                                               | + 12 volts regulated                                           | CRA0-CRA9               | Color RAM address                                    |
| + 15V                                               | + 15 volts unregulated                                         | CRAM, CRAM              | 68010 address decode for color RAM                   |
| – 15V                                               | <ul> <li>15 volts unregulated</li> </ul>                       | CRAMWR                  | Color RAM write enable                               |
| – 5V                                                | <ul> <li>5 volts regulated</li> </ul>                          | D0-D15                  | 68010 data bus, unbuffered                           |
| 1Н-256Н                                             | Screen horizontal address counter chain                        | DOWN-1-                 | Joystick down switch inputs, players 1–4             |
| 1V-128V                                             | Screen vertical address counter chain                          | DOWN-4                  | joystick down owners mp and, party                   |
| $\overline{4H}$                                     | Inverted 4H signal                                             | EEPROM                  | Electrically erasable PROM chip select               |
| $4HD3, \overline{4HD3}$                             | 4H signal delayed three clock cycles                           | END                     | Current motion object finished                       |
| 4HDD                                                | 4H signal delayed two clock cycles                             | FCLOCK                  | System clock inverted phase                          |
| 4HDL                                                | 4H signal delayed one clock cycle                              | FIRE-1-FIRE-4           | Fire switch inputs, players 1–4                      |
| 68KBUF                                              | 68010 output buffer full (to 6502)                             | FLBA                    | Line buffer "A" fill control                         |
| A1-A23                                              | 68010 address bus unbuffered                                   | FLBB                    | Line buffer "B" fill control                         |
| ACS                                                 | "A" line buffer RAMs chip select                               | GCS0-GCS5               | Graphics ROMs chip select                            |
| ALC3, ALC4                                          | Alphanumerics palette data bits 3 and 4                        | $\overline{\text{GLD}}$ | Graphics load (to SLAGS chips)                       |
| $\overline{\text{ALHI}}$ , $\overline{\text{ALLO}}$ | Alphanumerics RAM chip selects                                 | GND                     | System ground                                        |
| APIXO, APIX1                                        | Alphanumerics pixel data                                       | GOUT0-GOUT3             | Green latched digital video output                   |
| $\overline{AS}$                                     | 68010 address strobe                                           | GP0-GP14                | Graphics picture address                             |
| AUDIO-L,                                            | Left and right audio outputs (5V peak-to-                      | GP1V, GP2V,             | Graphics picture stamp sub-address                   |
| AUDIO-R                                             | peak)                                                          | GP4V                    |                                                      |
| B02                                                 | 6502 buffered phase 2 ( $\Phi$ 2)                              | GPEN                    | Graphics picture enable                              |
| BAS                                                 | Buffered address strobe (see $\overline{AS}$ )                 | GREEN                   | Green analog video output                            |
| BCS                                                 | "B" line buffer RAMs chip select                               | GRH/L                   | Graphics ROM high/low select (A14 on a               |
| BLU0-BLU3                                           | Blue color RAM data                                            |                         | 27256)                                               |
| BLUE                                                | Blue analog video output                                       | GRN0-GRN3               | Green color RAM data                                 |
| BOUT0-BOUT3                                         | Blue latched digital video output                              | H03                     | Alphanumerics load (to shift registers)              |
| $\mathrm{BR}/\overline{\mathrm{W}}$                 | 68010 read/write control, buffered                             | HFLP                    | Graphics stamp horizontal flip                       |
| BUFCLR                                              | Swap "A" and "B" line buffers, clear line buffer counter chain | HORZ                    | Latch motion object horizontal data and palette data |
| $BW/\overline{R}$                                   | 68010 read/write inverted, buffered                            | HORZDL,                 | HORZ delayed one clock cycle                         |
| CA5, CA7                                            | Color RAM address bits 5 and 7                                 | HORZDL                  |                                                      |
| CCTR1, CCTR2                                        | Coin counter outputs 1 and 2,                                  | HPOS0-HPOS8             | Motion object horizontal position data               |
| CLRA                                                | Clear line buffer "A" address counters                         | HSCRLD                  | Latch playfield horizontal scroll data               |
|                                                     |                                                                |                         |                                                      |

### NOTE

Clear line buffer "B" address counters

**CLRB** 

In this signal name glossary all active-low signals are over-scored, e.g.,  $\overline{\text{COMPSYNC}}$ . In the schematics printed on Sheets 1–16 a slash (/) in front of a signal name indicates an active-low signal.

## Gauntlet Signal Name Glossary, continued

68010 "V" bus enable (for video RAM) **VBUS** 

System V<sub>cc</sub> (5 volts regulated) VCC

68010-to-video-RAM synchronization **VCPU** 

control

Latch motion object vertical data and size VERT

VERT delayed one clock cycle VERTDL,

VERTDL

Video blank (horizontal and vertical blank **VIDBLANK** 

Motion object vertical parameter matches **VMATCH** 

current playfield vertical position

Speech chip select VOICE

Motion object vertical position data VPOS0-VPOS8

VRA0-VRA11 Video RAM address bus

68010 address decode for video RAM **VRAM** 

68010 read from video RAM **VRAMRD** 68010 write to video RAM VRAMWE Video RAM data bus, unbuffered VRD0-VRD15

Video RAM to 68010 data acknowledge VRDTACK

Motion object vertical size parameter VSIZ0-VSIZ2

Vertical sync VSYNC, VSYNC WDOG Watchdog control 68010 write high byte  $\overline{WH}$ 

68010 write low byte  $\overline{WL}$ 

6502 write to output buffer (to 68010) WR68K

**YAMRES** Music chip reset

Music audio mix control bits YM0-YM2

Intensity reference for video output **ZREF** 

NOTICE TO ALL PERSONS
RECEIVING THIS DRAWING
CONFIDENTIAL: Reproduction forbidden
without the specific written permission of Atari
Games Corporation, Sunnyvale, CA. This drawing is only conditionally issued, and neither receipt nor possession thereof confers or
resistency right in or learner to use; the subtransfers any right in, or license to use, the subject matter of the drawing or any design or technical information shown thereon, nor any right to reproduce this drawing or any part thereof. Except for manufacture by vendors of Atari Games Corporation, and for manufacture un-Cames Corporation, and for manufacture un-der the corporation's written license, no right is granted to reproduce this drawing or the sub-ject matter thereof, unless by written agree-ment with or written permission from the corporation.



Gauntlet™ Signal Name Glossary, Continued

> SP-284 Sheet 25 1st printing

# **Gauntlet Signal Name Glossary, continued**

| RAMO, RAM1   | 68010 working RAM chip selects                                  | SNDBUF           | 6502 output buffer full (to 68010)      |
|--------------|-----------------------------------------------------------------|------------------|-----------------------------------------|
| RAUD         | Summed right channel audio                                      | SNDINT           | 68010 interrupt from 6502               |
| RCLOCK       | System clock                                                    | SNDIRQ           | 6502 4-millisecond interrupt            |
| RD0-RD15     | 68010 ROM data bus                                              | SNDNMI           | 6502 non-maskable interrupt             |
| RD68K        | 6502 read 68010 output buffer                                   | SNDRD            | 68010 read buffer from 6502             |
| RED          | Red analog video output                                         | SNDRES           | 6502 master reset (controlled by 68010) |
| RED0-RED3    | Red color RAM data                                              | SNDWR            | 68010 write to output buffer (to 6502)  |
| RIGHT-1-     | Joystick right switch inputs, players 1-4                       | SOD              | Serial output data                      |
| RIGHT-4      |                                                                 | SPHRDY           | Speech chip ready                       |
| ROM          | 68010 ROM data bus enable                                       | <b>SPHRES</b>    | Speech chip reset                       |
| ROM0-ROM4    | 68010 program ROM chip selects                                  | SPHWR            | Speech chip write                       |
| ROMH/L       | 68010 program ROM high/low select (A14                          | SQUEAK           | Speech chip operating frequency control |
| DOLUMO DOLUM | on a 27256)                                                     | SRD              | 6502 read phase                         |
| ROUT0-ROUT3  | Red latched digital video output<br>6502 address bus unbuffered | START-1-START-4  | Start switch inputs, players 1-4        |
| SA0-SA15     | 6502 buffered address bus                                       | STEST            | Self-test switch input                  |
| SBA0-SBA13   | 6502 buffered data bus                                          | $\overline{SWR}$ | 6502 write phase                        |
| SBD0-SBD7    | 6502 buffered data bus                                          | SYSRES           | System reset (power up)                 |
| SBR/W        | 6502 buffered read/write control inverted                       | UDS              | 68010 upper data strobe                 |
| SBW/R        | 6502 data bus unbuffered                                        | UNLOCK           | EEPROM write enable control             |
| SD0-SD7      | */ · · · · · · · · · · · · · · · · · · ·                        | UP-1-UP-4        | Joystick up switch inputs, players 1-4  |
| SELFTEST     | Self-test switch input test pad                                 | VASO, VAS1       | Video RAM address control               |
| SID          | Serial input data 6502 miscellaneous input read control         | (VASO*), (VAS1*) | VASO and VAS1 before being latched      |
| SIORD        |                                                                 | VBD0-VBD15       | Video RAM buffered data bus             |
| SIOWR        | 6502 output latch control                                       | VBKACK           | Vertical blank interrupt acknowledge    |
| SIRQACK      | 6502 interrupt acknowledge                                      | VBKINT           | Vertical blank interrupt                |
| SLAPSTK      | SLAPSTIC chip select                                            | VBLANK           | Vertical blank                          |
| SM0-SM2      | Speech audio mix control bits                                   |                  |                                         |